## HW 1

James Lunsford
ECEN 607
1/31/2017

## Problem 1

This problem involves graphing various MOSFET parameters, namely the power consumption, the transit frequency $\left(\mathrm{f}_{\mathrm{t}}\right)$, the aspect ratio $(\mathrm{W} / \mathrm{L})$, and the saturation voltage $\left(\mathrm{V}_{\text {DSAT }}\right)$ across a wide range of inversion levels. For this graph, the ACM parameters from the predictive 130 nm process from ASU were used to generate the graph, although the normalization makes the tradeoffs shown in the graph applicable for design in any process. The graph is shown in the figure below:


This graph indicates several important tradeoffs that must be considered when choosing the inversion level for a particular transistor. As the inversion level increases, the power consumption and saturation voltage increase but the aspect ratio (and therefore active area of the transistor) decreases and the cut-off frequency increases. Therefore, for designs where area or frequency response are the primary concerns, a large inversion level should be chosen. For moderate or weak inversion levels, the power consumption is decreased and the saturation voltage also decreases. This means that parameters like the output swing or input common mode range can be improved at lower inversion levels. In addition to this, designers are required to push the power consumption of designs lower than ever before. Designing in moderate inversion provides an attractive option for lowering the power consumption as long as high frequency operation is not required and area is not a major limitation. Again, these tradeoffs can be easily seen in the graph above.

## Problem 2

This problem involved the measurement of several parameters in the 130 nm and 65 nm predictive processes from ASU required for the ACM equations.

## Normalization Current:

The first parameters that is measured is the normalization current. This parameter is measured with the schematic below:


According to the ACM model, the normalization current can be found for this particular transistor size as follows:

$$
I_{S}=I\left(\frac{\frac{\Delta I}{I}}{\frac{2 \Delta V_{s}}{\phi_{t}}}\right)^{2}
$$

The normalization current for any transistor size can be found by dividing the above expression by the tested transistor size and then multiplying by the actual transistor size used in design. For the NMOS parameter extraction, $I=40 \mu A, \Delta I=10 \mu A$ :

$$
I_{S, N M O S}=50 \mu A *\left(\frac{\frac{10 \mu A}{50 \mu A}}{\frac{2(9.568 m V-3.525 m V)}{.026 V}}\right)^{2}=2.465 \mu A
$$

For the PMOS parameter extraction, $I=2 \mu A, \Delta I=0.5 \mu A$

$$
I_{S, P M O S}=2 \mu A *\left(\frac{\frac{.5 \mu A}{2 \mu A}}{\frac{2(1.129 \mathrm{~V}-1.121 \mathrm{~V})}{.026 \mathrm{~V}}}\right)^{2}=208.24 n A
$$

These can both be divided by the aspect ratio of the transistor used (8) to find the process-dependent part of $\mathrm{I}_{\mathrm{S}}$ :

$$
I_{S N}=\frac{2.465 \mu A}{8}=308.1 \mathrm{nA}
$$

$$
I_{S P}=\frac{208.24 n A}{8}=26.03 n A
$$

## Threshold Voltage:

Next, the ACM model specifies that if $\mathrm{V}_{\mathrm{SB}}=0$, then $\mathrm{V}_{\mathrm{GS}}$ when $\mathrm{I}_{\mathrm{D}}=3 \mathrm{I}_{\mathrm{S}}$ is the same as $\mathrm{V}_{\mathrm{T} 0}$. Therefore, we use the following circuit and measure $\mathrm{V}_{\mathrm{GS}}$ to determine the threshold voltage:


The threshold voltage for the 130 nm is found to be 305.8 mV for NMOS transistors while the threshold voltage for PMOS transistors is found to be -234.5 mV .

## Slope Factor:

Next, the slope factor required in the ACM equations, as well as the value of the parameter $\gamma$, can be found using a circuit similar to the one above, but the source voltage of the transistor is swept while the bulk voltage is kept constant. This produces a varying gate voltage since the effective threshold voltage of the transistor is being changed as the source-bulk voltage changes. This schematic can be found in the figure below:


The result of this sweep is found in the graph below:


As expected, when the source voltage increases the gate voltage increases since an increase in the source voltage leads to an increase in the effective threshold voltage for the transistor. The slope factor can be found by taking the derivative of the gate voltage with respect to the source voltage. This is found in the figure below:


The nominal slope factor is taken at a gate voltage of 600 mV . This means the slope factor is 1.194 for the NMOS transistors and 1.164 for the PMOS transistors. The slope factor can then be used to find the value of $\gamma$ for this process according to the ACM model:

$$
\begin{aligned}
& \gamma=(n-1) 2 \sqrt{2 \phi_{F}+V_{P}} \\
& \gamma_{N}=(1.194-1) 2 \sqrt{2 * .026 V+.24 V}=0.210 V^{\frac{1}{2}} \\
& \gamma_{P}=(1.164-1) 2 \sqrt{2 * .026 V+.316 V}=0.200 V^{\frac{1}{2}}
\end{aligned}
$$

## Mobility:

Lastly, the electron and hole mobility must be extracted for the ACM model. According to the ACM model, in the strong inversion, linear region:

$$
\frac{1}{\frac{\mu C_{o x} W}{L}}=\frac{\left(V_{G}-V_{T 0}\right)\left(V_{D S}\right)}{I_{D}}
$$

And:

$$
\mu=\frac{\mu_{0}}{1+\theta\left(V_{G}-V_{T 0}\right)}
$$

Therefore, if we plot $\frac{\left(V_{G}-V_{T 0}\right)\left(V_{D S}\right)}{I_{D}}$ versus $\left(V_{G}-V_{T 0}\right)$, then the y-intercept allows us to determine $\mu_{0}$ while the slope allows us to determine $\theta$. Therefore, we sweep $\mathrm{V}_{\mathrm{GS}}$ with a set $\mathrm{V}_{\mathrm{D}}$ and measure $\mathrm{I}_{\mathrm{D}}$ using the following schematic where $\mathrm{V}_{\mathrm{DS}}=150 \mathrm{mV}$ and $\mathrm{V}_{\mathrm{SD}}=950 \mathrm{mV}$ :


The results of the gate voltage sweep can be found in the figures below. The results for both the NMOS and PMOS transistors are fitted with a linear approximation and the slope and y-intercept of this linear approximation are used to find the $\theta$ and $\mu_{0}$ values respectively. It should be noted that only large gatesource voltages are used to ensure the transistor is in the linear region when the curve fitting is done. The y-intercept for the NMOS transistor is $140.887 V^{2} / A$ while for the PMOS it is $975.89 V^{2} / A$. We can find $\mu_{0}$ using the value for Cox found from the model card for this process:

$$
\mu_{0}=\frac{1}{\left(\frac{W}{L}\right) C_{O X} B}
$$

$$
\begin{aligned}
& \mu_{N}=\frac{1}{8 * \frac{1.534 * 10^{-6} F}{\mathrm{~cm}^{2}} * \frac{140.887 \mathrm{~V}^{2}}{A}}=\frac{578.38 \mathrm{~cm}^{2}}{V s} \\
& \mu_{P}=\frac{1}{8 * \frac{1.4687 * 10^{-6} \mathrm{~F}}{\mathrm{~cm}^{2}} * \frac{975.89 \mathrm{~V}^{2}}{A}}=\frac{87.21 \mathrm{~cm}^{2}}{V s}
\end{aligned}
$$

Next, the value for $\theta$ can be found from the slopes of $199.1237 \mathrm{~V} / A$ and $274.2086 \mathrm{~V} / A$ for the NMOS and PMOS transistors, respectively:

$$
\begin{aligned}
& \theta=\mu_{0} C_{O x}\left(\frac{W}{L}\right) \\
& \theta_{N}=\frac{578.38 \mathrm{~cm}^{2}}{V s} * 1.534 * \frac{10^{-6} F}{c m^{2}} * \frac{199.1237 \mathrm{~V}}{A}=0.177 \mathrm{~V}^{-1} \\
& \theta_{P}=\frac{87.32 \mathrm{~cm}^{2}}{V s} * 1.4687 * \frac{10^{-6} F}{\mathrm{~cm}^{2}} * \frac{274.2086 \mathrm{~V}}{A}=0.0351 \mathrm{~V}^{-1}
\end{aligned}
$$




This procedure was repeated for the 65 nm predictive technology from ASU. Any graphs and equations needed for the 65 nm parameters are found below.

## Normalization Current:

For the following equations: $(\mathrm{W} / \mathrm{L})=15.385$. For the NMOS, $I=40 \mu A, \Delta I=10 \mu A$ and for the PMOS, $I=2 \mu A, \Delta I=0.5 \mu A$.

$$
\begin{aligned}
& I_{S, N M O S}=40 \mu A\left(\frac{\frac{10 \mu A}{40 \mu A}}{\frac{2(54.21 m V-42.84 m V)}{.026 V}}\right)^{2}=3.268 \mu A \\
& I_{S, P M O S}=2 \mu A\left(\frac{\frac{.5 \mu A}{2 \mu A}}{\frac{2(829.9 m V-821.9 m V)}{.026 V}}\right)^{2}=330.078 \mathrm{nA} \\
& I_{S N}=\frac{3.268 \mu A}{15.385}=212.4 \mathrm{nA} \\
& I_{S P}=\frac{330.078 \mathrm{nA}}{15.385}=21.455 \mathrm{nA}
\end{aligned}
$$

## Threshold Voltage:

$$
\begin{aligned}
& V_{T H O N}=318.5 \mathrm{mV} \\
& V_{T H O P}=-260.9 \mathrm{mV}
\end{aligned}
$$

Slope Factor:



$$
\gamma_{N}=(1.192-1) 2 \sqrt{2 * .026 V+0.112 V}=0.156 V^{\frac{1}{2}}
$$

$$
\gamma_{P}=(1.168-1) 2 \sqrt{2 * .026 V+0.072 V}=0.118 V^{\frac{1}{2}}
$$

## Mobility:




From the linear regression, we can find the following parameters:

$$
\begin{gathered}
m_{N}=176.0029 \mathrm{~V} / \mathrm{A} \\
m_{P}=87.5165 \mathrm{~V} / \mathrm{A} \\
b_{N}=61.7948 \mathrm{~V}^{2} / \mathrm{A} \\
b_{P}=671.5997 \mathrm{~V}^{2} / \mathrm{A} \\
\mu_{0 N}=\frac{1}{15.835 * \frac{1.866 \mu F}{c m^{2}} * \frac{61.7948 \mathrm{~V}^{2}}{A}}=\frac{547.76 \mathrm{~cm}^{2}}{V s} \\
\mu_{0 P}=\frac{1}{15.835 * \frac{1.77 \mu F}{c m^{2}} * \frac{671.5997 \mathrm{~V}^{2}}{A}}=\frac{53.125 \mathrm{~cm}^{2}}{V s} \\
\theta_{N}=\frac{547.76 \mathrm{~cm}^{2}}{V s} * \frac{1.866 \mu F}{c m^{2}} * \frac{176.0029 \mathrm{~V}}{A}=0.180 \mathrm{~V}^{-1} \\
\theta_{P}=\frac{53.125 \mathrm{~cm}^{2}}{V s} * \frac{1.77 \mu F}{\mathrm{~cm}^{2}} * \frac{87.5165 \mathrm{~V}}{A}=0.0823 \mathrm{~V}^{-1}
\end{gathered}
$$

The results from both processes are found in the following table. There are several interesting features to note. Firstly, the normalization current for the PMOS transistors for both processes is about 10 times lower than for the NMOS. This is due to the greatly decreased mobility of holes in silicon when compared with electrons. Another interesting note is that the threshold voltage remained much the same when moving from 130nm technology to 65 nm technology, however the supply voltage decreased from 1.2 V to 0.9 V . This illustrates the headroom problem with advanced CMOS technologies. The slope factor remained relatively constant across both processes but was slightly smaller for the PMOS transistors. The gamma value decreased somewhat when moving from the 130 nm process to the 65 nm process, which indicates that the body effect does not impact circuit performance as much. The values for mobility remained much the same across the processes but were very clearly larger for the NMOS transistors. Lastly, the mobility degradation constant, $\theta$, remained mostly the same across the two processes, but was much smaller for the PMOS transistors. This indicates that mobility degradation plays a much larger role in the performance of NMOS transistors.

| Parameter | 130 nm <br> NMOS | 130 nm <br> PMOS | 65 nm <br> NMOS | 65 nm <br> PMOS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{S}}$ | 308.1 nA | 26.03 nA | 212.4 nA | 21.455 nA |
| $\mathrm{V}_{\text {тно }}$ | 305.8 mV | -234.5 mV | 318.5 mV | -260.9 mV |
| n | 1.194 | 1.164 | 1.192 | 1.168 |
| $\gamma$ | $0.21 V^{\frac{1}{2}}$ | $0.2 V^{\frac{1}{2}}$ | $0.156 V^{\frac{1}{2}}$ | $0.118 V^{\frac{1}{2}}$ |
| $\mu_{0}$ | $578.38 \frac{\mathrm{~cm}^{2}}{V s}$ | $87.21 \frac{c m^{2}}{V s}$ | $547.76 \frac{c m^{2}}{V s}$ | $53.125 \frac{c m^{2}}{V s}$ |
| $\theta$ | $0.177 V^{-1}$ | $0.0351 V^{-1}$ | $0.18 V^{-1}$ | $0.0823 V^{-1}$ |

## Problem 3

## Design:

For this problem, we will use the simple 2-stage operational amplifier that is found in the schematic below:


Firstly, we set $\mathrm{C}_{\mathrm{C}}$ to half the load capacitance which is 12.5 pF . Next, we determine the necessary ratio between $g_{m 1}$ and $g_{m 6}$ for a phase margin of 65 degrees:

$$
\begin{aligned}
P M=90^{\circ}-\tan ^{-1}\left(\frac{C_{L}}{C_{C}} * \frac{g_{m 1}}{g_{m 6}}\right)-\tan ^{-1}\left(\frac{g_{m 1}}{g_{m 6}}\right) & \rightarrow 65^{\circ}=90^{\circ}-\tan ^{-1}\left(\frac{2 g_{m 1}}{g_{m 6}}\right)-\tan ^{-1}\left(\frac{g_{m 1}}{g_{m 6}}\right) \\
\frac{g_{m 1}}{g_{m 6}}<\frac{1}{6.73} & \rightarrow \frac{g_{m 1}}{g_{m 6}}=8
\end{aligned}
$$

Next, we find the required value for $\mathrm{g}_{\mathrm{M} 1}$ to provide the required gain bandwidth:

$$
G B W=\frac{g_{m 1}}{C_{C}} \rightarrow g_{m 1}>5 M H z * 2 * \pi * 12.5 p F=\frac{392.7 \mu A}{V} \rightarrow g_{m 1}=400 \mu A / V
$$

This, in turn provides the required value for $g_{m 6}$ :

$$
g_{m 6}=8 g_{m 1}=3.2 m A / V
$$

To remain within the power specification, the total bias current must be:

$$
1.2 V * I<500 \mu W \rightarrow I<416.67 \mu A
$$

Therefore, we choose a bias current of $20 \mu A$ through $\mathrm{M}_{3}$, a current of $70 \mu A$ through $\mathrm{M}_{4}$, and a current of $320 \mu A$ through $\mathrm{M}_{5}$. For all biasing transistors, we choose a length of $1 \mu \mathrm{~m}$ to provide good commonmode rejection ratio. For $\mathrm{M}_{3}$ we choose a width of $10 \mu \mathrm{~m}$ to provide a reasonable $\mathrm{V}_{\text {DSAT }}$, which will allow a good ICMR and output swing. Therefore:

$$
\left(\frac{W}{L}\right)_{3}=\frac{10 \mu m}{1 \mu m},\left(\frac{W}{L}\right)_{4}=\frac{35 \mu m}{1 \mu m},\left(\frac{W}{L}\right)_{5}=\frac{160 \mu m}{1 \mu m}
$$

For $\mathrm{M}_{1}$ we use the traditional square law equation to find the required aspect ratio. In addition, we set the length of all other transistors to 520 nm to achieve the gain specification.

$$
\frac{W}{L}=\frac{g_{m}^{2}}{2 \mu_{n} C_{o x} I_{D}}=\frac{\left(\frac{400 \mu A}{V}\right)^{2}}{2 * \frac{85 \mu A}{V^{2}} * 35 \mu A}=26.9 \rightarrow\left(\frac{W}{L}\right)_{1}=\frac{14 \mu m}{520 \mathrm{~nm}}
$$

Next, we find the required size for $\mathrm{M}_{6}$ :

$$
\frac{W}{L}=\frac{\left(\frac{3.2 m A}{V}\right)^{2}}{2 * \frac{710 \mu A}{V^{2}} * 320 \mu A}=22.535 \rightarrow\left(\frac{W}{L}\right)_{6}=\frac{12 \mu m}{520 n m}
$$

Lastly, we size $\mathrm{M}_{2}$ to ensure the systematic offset is as low as possible:

$$
\frac{W}{L_{2}}=\frac{W}{L_{6}}\left(\frac{35 \mu A}{320 \mu A}\right)=22.535\left(\frac{35 \mu A}{320 \mu A}\right)=2.465 \rightarrow\left(\frac{W}{L}\right)_{2}=\frac{1.3 \mu m}{520 \mathrm{~nm}}
$$

Since the square law equation is quite inaccurate, especially as the transistor region of operation approaches moderate inversion, the transistor sizes had to be adjusted slightly to achieve the desired transconductances. A table with the calculated and final transistor sizes can be found below:

| Transistor | Calculated Size | Final Size |
| :--- | :---: | :---: |
| $\mathrm{M}_{1}$ | $\frac{14 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ | $\frac{20 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ |
| $\mathrm{M}_{2}$ | $\frac{1.3 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ | $\frac{1.75 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ |
| $\mathrm{M}_{3}$ | $\frac{10 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ | $\frac{10 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ |
| $\mathrm{M}_{4}$ | $\frac{35 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ | $\frac{35 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ |
| $\mathrm{M}_{5}$ | $\frac{160 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ | $\frac{160 \mu \mathrm{~m}}{1 \mu \mathrm{~m}}$ |
| $\mathrm{M}_{6}$ | $\frac{12 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ | $\frac{16 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ |

## Simulation Results

The figure below shows the loop gain of the op amp in unity-gain configuration with al oad capacitance of 25 pF . The low-frequency gain is 81.37 dB , which is far greater than the 50 dB required in the specification. In addition to this, the UGB frequency is 4.918 MHz , which is above the given specification of 4 MHz . Lastly, the simulated phase margin is 68.36 degrees which should provide good stability at a load capacitance of 25 pF .


The next graph shows the common-mode rejection ratio of the amplifier. The DC CMRR is 85.48 dB which is well above the required specification of 55 dB .


The next graph shows the power supply rejection ratio. This graph marks two points along both PSRR curves: the DC PSRR and the PSRR at 100 Hz . For the positive supply, the PSRR at both DC and 100 Hz is -71.9 dB . For the negative supply, the PSRR at DC is -93.22 dB while the PSRR at 100 Hz is 90.61 dB .


The next graph shows the output of the amplifier for a small positive and negative step. This is used to measure the small signal $1 \%$ settling time. The rising settling time is measured to be 116.9 ns while the falling time is measured to be 114.2 ns .


The final graph shows the output of the amplifier for large positive and negative step that drives the amplifier into slew rate limiting. This graph is used to measure the positive and negative slew rates of the amplifier.


The slew rates can be computed as follows:

$$
\begin{gathered}
S R_{+}=\frac{0.4291 \mathrm{~V}-0.36 \mathrm{~V}}{0.05298 \mu \mathrm{~s}-0.0382 \mu \mathrm{~s}}=4.675 \mathrm{~V} / \mu \mathrm{s} \\
S R_{-}=\frac{0.5652 \mathrm{~V}-0.498 \mathrm{~V}}{5.053 \mu \mathrm{~s}-5.039 \mu \mathrm{~s}}=4.8 \mathrm{~V} / \mu \mathrm{s}
\end{gathered}
$$

## ACM Design:

To reduce the power consumption of the op-amp, the ACM model was utilized to place many of the transistors in the moderate inversion region. This is accomplished by using the ACM equations with $\mathrm{i}_{\mathrm{f}}=1$. This places the transistors in moderate inversion where a smaller current can be used to achieve the same transconductance. Of course, as found in problem 1, this will decrease the $f_{t}$ of these transistors as well as increase the active area. We can find the $\mathrm{f}_{\mathrm{T}}$ of the transistors with a length of 520 nm :

$$
\begin{aligned}
f_{T N} & =\frac{\mu \phi_{t}}{2 \pi L^{2}} 2\left(\sqrt{1+i_{f}}-1\right)=\frac{\frac{578.38 \mathrm{~cm}^{2}}{V S} * .026 \mathrm{~V}}{2 \pi * 520 \mathrm{~nm}^{2}} * 2 *(\sqrt{1+1}-1)=733.25 \mathrm{MHz} \\
f_{T P} & =\frac{\frac{87.21 \mathrm{~cm}^{2}}{V S} * .026}{2 \pi 520 \mathrm{~nm}^{2}} * 2 *(\sqrt{1+1}-1)=72.53 \mathrm{MHz}
\end{aligned}
$$

We find that for a GBW of 5 MHz , the $\mathrm{f}_{\mathrm{T}}$ of the transistors is much higher, so the small inversion level should not greatly affect the frequency response of the amplifier. We will use the same compensation capacitor $\mathrm{C}_{\mathrm{C}}$ and the same transconductance for $\mathrm{g}_{\mathrm{m}}$ and $\mathrm{g}_{\mathrm{m} 6}$, but we will adjust the bias current sources and transistor sizes to provide the desired inversion level.

For $\mathrm{g}_{\mathrm{m} 1}$ :

$$
\begin{aligned}
& I_{1}=\frac{1+\sqrt{1+i_{f}}}{2}\left(\phi_{t} g_{m} n\right)=\frac{1+\sqrt{1+1}}{2}\left(.026 \mathrm{~V} * \frac{400 \mu A}{V} * 1.164\right)=15 \mu \mathrm{~A} \\
& \frac{W}{L_{1}}=\frac{g_{m}}{\mu C_{o x} \phi_{t}} * \frac{1}{\sqrt{1+i_{f}}-1}=\frac{\frac{400 \mu A}{V}}{\frac{85 \mu A}{V^{2}} * .026 \mathrm{~V}} * \frac{1}{\sqrt{1+1}-1}=436.96 \rightarrow\left(\frac{W}{L}\right)_{1}=\frac{230 \mu \mathrm{~m}}{520 \mathrm{~nm}}
\end{aligned}
$$

For $g_{m 6}$ :

$$
\begin{aligned}
& I_{6}=\frac{1+\sqrt{1+1}}{2}\left(.026 \mathrm{~V} * \frac{3.2 m A}{V} * 1.194\right)=120 \mu \mathrm{~A} \\
& \frac{W}{L_{6}}=\frac{\frac{3.2 m A}{V}}{\frac{710 \mu A}{V^{2}} * .026 \mathrm{~V}} * \frac{1}{\sqrt{1+1}-1}=418.5 \rightarrow\left(\frac{W}{L}\right)_{1}=\frac{220 \mu m}{520 \mathrm{~mm}}
\end{aligned}
$$

For $\mathrm{M}_{2}$ :

$$
\left(\frac{W}{L}\right)_{2}=\left(\frac{W}{L}\right)_{1} * \frac{15 \mu \mathrm{~A}}{120 \mu \mathrm{~A}}=\frac{27.5 \mu \mathrm{~m}}{520 \mathrm{~nm}}
$$

We reduce the bias current to 10 uA , so:

$$
\begin{aligned}
& \left(\frac{W}{L}\right)_{4}=3 *\left(\frac{W}{L}\right)_{3}=\frac{30 \mu m}{1 \mu m} \\
& \left(\frac{W}{L}\right)_{5}=12 *\left(\frac{W}{L}\right)_{3}=\frac{120 \mu m}{1 \mu m}
\end{aligned}
$$

The calculated transistor sizes (which were also the transistor sizes used in simulation) can be found in the table below along with the inversion level for each transistor:

| Transistor | Calculated Size | Inversion Level (if) |
| :---: | :---: | :---: |
| $\mathrm{M}_{1}$ | $\frac{230 \mu m}{520 \mathrm{~nm}}$ | 1 |
| $\mathrm{M}_{2}$ | $\frac{27.5 \mu m}{520 \mathrm{~nm}}$ | 1 |
| $\mathrm{M}_{3}$ | $\frac{10 \mu m}{1 \mu m}$ | 35 |
| $\mathrm{M}_{4}$ | $\frac{30 \mu m}{1 \mu m}$ | 35 |
| $\mathrm{M}_{5}$ | $\frac{120 \mu m}{1 \mu m}$ | 35 |
| $\mathrm{M}_{6}$ | $\frac{220 \mu m}{520 \mathrm{~nm}}$ | 1 |

## Simulation Results:

The graph below shows the loop gain of the amplifier in unity-gain configuration with a load capacitance of 25 pF . The UGB of the amplifier is about 4.1 MHz while the phase margin at this frequency is 65.61 degrees. The UGB of the amplifier decreased somewhat because the $\mathrm{g}_{\mathrm{m} 1}$ provided by the above calculations was slightly lower than in the original simulations. This UGB, however, still
meets the specification. It is also interesting to note that the DC gain of the amplifier has increased by approximately 6 dB . This is due to the decreased current flowing through the transistors which in turn increases their output resistance.


The following graph shows the CMRR of the amplifier. The DC CMRR of 85.48 dB matches with the DC CMRR of the square-law op amp and meets the required specification.


The following graph shows the PSRR of the amplifier. The PSRR is greatly improved in this design when compared against the square law design.


The graph below shows the small signal settling of this amplifier. Compared to the square law amplifier, this amplifier has larger rising and falling settling times of 150.2 ns and 143.8 ns respectively. This is due to the decreased GBW.


Small Signal Settling


Lastly, the large signal step response of the amplifier was tested to find the slew rate. The slew rate can be calculated as follows:

$$
\begin{aligned}
& S R_{+}=\frac{0.3472 \mathrm{~V}-0.4273 \mathrm{~V}}{.05434 \mu \mathrm{~s}-.0931 \mu \mathrm{~s}}=2.07 \mathrm{~V} / \mu \mathrm{s} \\
& S R_{-}=\frac{0.5606 \mathrm{~V}-0.5016 \mathrm{~V}}{5.075 \mu \mathrm{~s}-5.047 \mu \mathrm{~s}}=2.11 \mathrm{~V} / \mu \mathrm{s}
\end{aligned}
$$

These slew rates are much smaller than the slew rates for the square-law amplifier due to the fact that the current in the input stage is much smaller.


The results from both amplifiers in this problem are summarized in the table below:

| Parameter | Square Law Amplifier | ACM Amplifier |
| :--- | :--- | :--- |
| Gain | 81.37 dB | 89.25 dB |
| DC CMRR | 85.48 dB | 85.48 dB |
| GBW | 4.918 MHz | 4.095 MHz |
| PM | 68.36 | 65.61 |
| Power | 493.08 uW | 193.56 uW |
| PSRR $_{+}$at DC | 71.9 dB | 117.2 dB |
| PSRR $_{-}$at DC | 93.22 dB | 94.66 dB |
| PSRR $_{+}$at 100 kHz | 71.48 dB | 89.84 dB |
| PSRR $^{\text {at } 100 \mathrm{kHz}}$ | 34.23 dB | 32.6 dB |
| $1 \%$ Settling Time | 116.9 ns | 150.2 ns |
| SR $_{+}$ | $4.675 \mathrm{~V} / \mathrm{us}$ | $2.07 \mathrm{~V} / \mathrm{us}$ |

## Problem 4

## Design:

We will use the schematic below for the design with Ahuja compensation. The compensation capacitor $\mathrm{C}_{\mathrm{C}}$ is once again chosen to be 12.5 pF . As a result, the transconductance of the first stage will remain the same to provide the required gain bandwidth product. The transconductance of the second stage can be determined as follows if we assume the parasitic capacitance at the output of the first stage is approximately 0.5 pF :

$$
\begin{aligned}
& 70^{\circ}=90^{\circ}-\tan ^{-1}\left(5 M H z * 2 * \pi *\left(\frac{0.5 p F(12.5 p F+250 p F)}{g_{m 6} * 12.5 p F}\right)\right) \\
& g_{m 6}=950 \mu \mathrm{~A} / V
\end{aligned}
$$



Once again, we will use $\mathrm{i}_{\mathrm{f}}=1$ for the design of this stage:

$$
\begin{aligned}
& I_{6}=\frac{1+\sqrt{1+1}}{2}\left(.026 V * \frac{950 \mu A}{V} * 1.194\right)=36 \mu A \\
& \frac{W}{L_{6}}=\frac{950 \mu A / V}{\frac{710 \mu A}{V^{2}} * .026 V} * \frac{1}{\sqrt{1+1}-1}=124.24 \rightarrow\left(\frac{W}{L}\right)_{1}=\frac{65 \mu m}{520 \mathrm{~nm}}
\end{aligned}
$$

For the size of $\mathrm{M}_{2}$ :

$$
\left(\frac{W}{L}\right)_{2}=\left(\frac{W}{L}\right)_{1} * \frac{15 \mu A}{36 \mu \mathrm{~A}}=\frac{27 \mu m}{520 \mathrm{~nm}}
$$

The current through $\mathrm{M}_{7}$ is chosen to be 40 uA to ensure this branch does not limit the slew rate of the amplifier. Therefore:

$$
\left(\frac{W}{L}\right)_{7}=4\left(\frac{W}{L}\right)_{3}=\frac{40 \mu m}{1 \mu m}
$$

The size for the NMOS bias transistor $\mathrm{M}_{10}$ is chosen to be:

$$
\left(\frac{W}{L}\right)_{10}=10 \mu m / 1 \mu m
$$

Therefore, to reduce the input-referred offset of the amplifier:

$$
\left(\frac{W}{L}\right)_{9}=\frac{40 \mu m}{1 \mu m}
$$

The dimensions of $\mathrm{M}_{8}$ are chosen to ensure a high enough $\mathrm{g}_{\mathrm{m}}$ that the node is a "pseudo" virtual ground and the LHP zero introduced by this transistor does not greatly affect the circuit:

$$
\frac{W}{L_{8}}=\frac{\frac{700 \mu A}{V}}{2 * \frac{85 \mu A}{V^{2}} * .026 V *\left(\frac{40 \mu A}{.026 V * 1.164 * \frac{700 \mu A}{V}}-1\right)}=178.3 \rightarrow\left(\frac{W}{L}\right)_{8}=\frac{90 \mu m}{520 \mathrm{~nm}}
$$

| Transistor | Calculated Size | Inversion Level ( $\mathrm{i}_{\mathrm{f}}$ ) |
| :---: | :---: | :---: |
| $\mathrm{M}_{1}$ | $\frac{230 \mu \mathrm{~m}}{520 \mathrm{~nm}}$ | 1 |
|  |  |  |
| $\mathrm{M}_{2}$ | $27 \mu \mathrm{~m}$ | 1 |
|  | $\overline{520 \mathrm{~nm}}$ |  |
| $\mathrm{M}_{3}$ | $\underline{10 \mu m}$ | 35 |
|  | $1 \mu m$ |  |
| $\mathrm{M}_{4}$ | $30 \mu m$ | 35 |
|  | $\overline{1 \mu m}$ |  |
| $\mathrm{M}_{5}$ | $120 \mu m$ | 35 |
|  | $1 \mu m$ |  |
| $\mathrm{M}_{6}$ | $65 \mu \mathrm{~m}$ | 1 |
|  | $\overline{520 \mathrm{~nm}}$ |  |
| $\mathrm{M}_{7}$ | $\underline{40 \mu m}$ | 35 |
|  | $1 \mu \mathrm{~m}$ |  |
| $\mathrm{M}_{8}$ | $90 \mu \mathrm{~m}$ | 9 |
|  | $\overline{520 \mathrm{~nm}}$ |  |
| $\mathrm{M}_{9}$ | $\underline{40 \mu m}$ | 3.25 |
|  | $1 \mu m$ |  |
| $\mathrm{M}_{10}$ | $\underline{10 \mu m}$ | 3.25 |
|  | $1 \mu m$ |  |

## Simulation Results:

The graph below shows the loop gain phase and magnitude of the amplifier with a load capacitance of 250 pF . The low-frequency gain is 83.28 dB which is well above the specification of 50 dB . In addition to this, the GBW of the op amp is 4.23 MHz which is also well above the requirement. Lastly,
the phase margin of the amplifier is 78.4 degrees which provides great stability at a very large capacitive load. In addition to this, the power of the op amp was decreased dramatically since the transconductance of the second stage is not required to be as high. Indeed, the power dissipation is about $72.2 \%$ lower than the amplifier designed using a simple compensation capacitor and the square law equations in ECEN 474.


The next plot shows the CMRR of the amplifier. The DC CMRR is 84.88 dB which is far greater than the 55 dB required by the specification.


The next plot shows the PSRR of the amplifier. Unfortunately, the low-frequency PSRR of the amplifier is much worse for the Ahuja compensated amplifier than it is for the normally compensated amplifier. At very high frequencies, the Ahuja compensated amplifier has better PSRR performance.


The next plot shows the small signal step response of the amplifier. The rising settling time is 225.4 ns while the falling settling time is 200.7 ns . These measurements indicate a much greater settling time for the Ahuja compensated amplifier.


The next plot shows the large signal step response of the amplifier with a 25 pF load capacitance. The SR can be calculated as follows:

$$
\begin{gathered}
S R_{+}=\frac{0.3931 \mathrm{~V}-0.3332 \mathrm{~V}}{0.1104 \mu \mathrm{~s}-0.04606 \mu \mathrm{~s}}=0.93 \mathrm{~V} / \mu \mathrm{s} \\
S R_{-}=\frac{0.5733 \mathrm{~V}-0.5056 \mathrm{~V}}{5.031 \mu \mathrm{~s}-5.026 \mu \mathrm{~s}}=13.54 \mathrm{~V} / \mu \mathrm{s}
\end{gathered}
$$

It is interesting to note that the rising slew rate is far smaller than the falling slew rate.


The figure below shows the large signal step response with a load capacitance of 250 pF . The SR can be calculated as follows:

$$
\begin{gathered}
S R_{+}=\frac{0.4266 \mathrm{~V}-0.3593 \mathrm{~V}}{0.9634 \mu \mathrm{~s}-0.4634 \mu \mathrm{~s}}=0.135 \mathrm{~V} / \mu \mathrm{s} \\
S R_{-}=\frac{0.5849 \mathrm{~V}-0.5112 \mathrm{~V}}{5.058 \mu \mathrm{~s}-5.03 \mu \mathrm{~s}}=2.63 \mathrm{~V} / \mu \mathrm{s}
\end{gathered}
$$

Once again, the rising slew rate is far smaller than the falling slew rate. In addition to this, the slew rates are both much smaller than the slew rates for a load capacitance of 25 pF . This is clearly one drawback of the Ahuja compensated amplifier: the rising slew rate is much lower than that of the traditionally compensated amplifier.


The results for all three amplifiers are shown in the table below:

| Parameter | Square Law Amplifier | ACM Amplifier | Ahuja Amplifier |
| :--- | :--- | :--- | :--- |
| Gain | 81.37 dB | 89.25 dB | 83.28 dB |
| DC CMRR | 85.48 dB | 85.48 dB | 84.88 dB |
| GBW | 4.918 MHz | 4.095 MHz | 4.23 MHz |
| PM | $68.36^{\circ}\left(\mathrm{at} \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}\right)$ | $65.61^{\circ}\left(\mathrm{at} \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}\right)$ | $78.4^{\circ}\left(\right.$ at $\left.\mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}\right)$ |
| Power | 493.08 uW | 193.56 uW | 138.84 uW |
| PSRR $_{+}$at DC | 71.9 dB | 117.2 dB | 50.16 dB |
| PSRR. at DC $^{\text {PSRR }}+$ at 100 kHz | 93.22 dB | 94.66 dB | 49.81 dB |
| PSRR. at $100 \mathrm{kHz}^{71.48 \mathrm{~dB}}$ | 34.23 dB | 89.84 dB | 47.79 dB |
| $1 \%$ Settling Time | 116.9 ns | 32.6 dB | 33.67 dB |
| SR | 150.2 ns | 225.4 ns |  |
| SR. | $4.675 \mathrm{~V} / \mathrm{us}$ | $2.07 \mathrm{~V} / \mathrm{us}$ | $0.93 \mathrm{~V} / \mathrm{us}\left(\right.$ at $\left.\mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}\right)$ |

There are several tradeoffs between the square law design and ACM design that are easily visible in the table above. Firstly, the power dissipation was greatly decreased while the gain and DC PSRR were increased by using transistors in moderate inversion. However, the phase margin and GBW as well as the high frequency PSRR for the negative supply suffered. In addition to this, reduction of the power consumption also led to a decrease in both the positive and negative slew rates due to the decreased current in the input stage.

Again, there are several visible tradeoffs when comparing the Ahuja compensated amplifier with the traditionally compensated amplifier. Clearly, the Ahuja amplifier can handle a much larger load capacitance since it has a higher phase margin at 10X the load capacitance of the other amplifiers. In addition to this, since the required transconductance of the second stage is much lower with the Ahuja amplifier, the power dissipation was decreased even further. This increase in capacitive load handling comes with several drawbacks, however. Firstly, the low-frequency PSRR is greatly reduced for both the positive and negative supplies. In addition to this, the high frequency PSRR for the positive supply is significantly worse than in the traditionally-compensated case. The negative PSRR performance, however, remains close to the traditionally compensated case. The settling time for the Ahuja amplifier was much larger than the settling times for the traditionally compensated amplifiers as well. Lastly, while the negative slew rate seems to improve greatly with the Ahuja compensation, the positive slew rate suffers greatly. Therefore, while the Ahuja compensation technique improves capacitive load handling and power dissipation, it sacrifices performance in PSRR, settling time, and slew rate.

